c6c731fe31
Add support for NXP layerscape ls1043ardb 64b/32b Dev board. LS1043a is an SoC with 4x64-bit up to 1.6 GHz ARMv8 A53 cores. ls1043ardb support features as: 2GB DDR4, 128MB NOR/512MB NAND, USB3.0, eSDHC, I2C, GPIO, PCIe/Mini-PCIe, 6x1G/1x10G network port, etc. 64b/32b ls1043ardb target is using 4.4 kernel, and rcw/u-boot/fman images from NXP QorIQ SDK release. All of 4.4 kernel patches porting from SDK release or upstream. QorIQ SDK ISOs can be downloaded from this location: http://www.nxp.com/products/software-and-tools/run-time-software/linux-sdk/linux-sdk-for-qoriq-processors:SDKLINUX Signed-off-by: Yutang Jiang <yutang.jiang@nxp.com>
29 lines
1.3 KiB
Diff
29 lines
1.3 KiB
Diff
From 52bffb91d40a3090ecf9138fadca97f77c99afa4 Mon Sep 17 00:00:00 2001
|
|
From: Haiying Wang <Haiying.Wang@freescale.com>
|
|
Date: Wed, 22 Apr 2015 13:09:47 -0400
|
|
Subject: [PATCH 34/70] arm64: add support to remap kernel cacheable memory to
|
|
userspace
|
|
|
|
Signed-off-by: Haiying Wang <Haiying.Wang@freescale.com>
|
|
Change-Id: I50ee4798a2929932fa9ff7c9cdb42cd1a215f77a
|
|
Reviewed-on: http://git.am.freescale.net:8181/35488
|
|
Tested-by: Review Code-CDREVIEW <CDREVIEW@freescale.com>
|
|
Reviewed-by: Roy Pledge <roy.pledge@freescale.com>
|
|
Reviewed-by: Stuart Yoder <stuart.yoder@freescale.com>
|
|
---
|
|
arch/arm64/include/asm/pgtable.h | 3 +++
|
|
1 file changed, 3 insertions(+)
|
|
|
|
--- a/arch/arm64/include/asm/pgtable.h
|
|
+++ b/arch/arm64/include/asm/pgtable.h
|
|
@@ -389,6 +389,9 @@ static inline int has_transparent_hugepa
|
|
__pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN)
|
|
#define pgprot_writecombine(prot) \
|
|
__pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
|
|
+#define pgprot_cached(prot) \
|
|
+ __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL) | \
|
|
+ PTE_PXN | PTE_UXN)
|
|
#define pgprot_device(prot) \
|
|
__pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN)
|
|
#define __HAVE_PHYS_MEM_ACCESS_PROT
|